MG0016 Migration Guide ### Migrating from SXX32F030 to AT32F421 ### Introduction This migration guide is written to help users with the analysis of the steps required to migrate from an existing SXX32F030 series to AT32F421 series. It brings together the most important information and lists the vital aspects that need to be taken into account. To move an application from SXX32F030 series to AT32F421 series, users have to analyze the hardware and software migration. Applicable products: | Part numbers | AT32F421xx | |--------------|------------| | Part numbers | A132F421xx | # **Contents** | 1 | Sim | ilarities and differences between AT32F421 and SXX32F030 | 4 | |---|-----|----------------------------------------------------------|-----| | | 1.1 | Overview of similarities | 4 | | | 1.2 | Overview of differences | 4 | | 2 | Har | dware migrationdware migration | 6 | | 3 | Sof | tware migration | 7 | | | 3.1 | Peripheral comparison | 7 | | | 3.2 | Memory mapping | 8 | | | 3.3 | Functional differences | 9 | | | | 3.3.1 CRM | 9 | | | | 3.3.2 CRM PLL | 9 | | | | 3.3.3 DMA interface | 10 | | | | 3.3.4 Interrupt vectors | 11 | | | | 3.3.5 GPIO interface | 12 | | | | 3.3.6 ADC interface | 12 | | | | 3.3.7 SPI interface | 13 | | | | 3.3.8 I2C | 13 | | | | 3.3.9 USART | 13 | | | | 3.3.10 PWC | 13 | | | | 3.3.11 Security library (sLib) | 13 | | | | 3.3.12 GPIO 5V-tolerant compatibility | 13 | | 4 | Pov | vision history | 1.1 | # List of tables | Table 1. Differences between AT32F421 and SXX32F030 | 4 | |-----------------------------------------------------|----| | Table 2. Hardware pinout compatible | 6 | | Table 3. Peripheral compatibility analysis | 7 | | Table 4. Memory map differences | 8 | | Table 5. CRM differences | 9 | | Table 6. DMA differences | 10 | | Table 7. Interrupt vector differences | 11 | | Table 8. GPIO differences | 12 | | Table 9. ADC differences | 12 | | Table 10. Document revision history | 14 | # 1 Similarities and differences between AT32F421 and SXX32F030 AT32F421 series microcontrollers are mostly compatible with the SXX32F030 series, and provide many enhanced features, some of which are different from SXX32F030. The differences between them are detailed in this document. ### 1.1 Overview of similarities - Pin definition: Pin definitions are identical for the same packages. For extended peripherals, the alternate functions of pins are defined. - Compiler tools: identical, for example, Keil, IAR. ### 1.2 Overview of differences Table 1. Differences between AT32F421 and SXX32F030 | | AT32F421 | SXX32F030 | | |-------------------------|--------------------------------------------|---------------------------------------|--| | Core | Cortex-M4, and supports DSP instructions | Cortex-M0 | | | System clock | Max frequency: 120 MHz, AHB/APB 120 MHz | Max frequency: 48 MHz, AHB/APB 48 MHz | | | Wake up from low- | | | | | power mode (Voltage | 450 μs | Max 9 μs | | | regulator is in low | 450 μ5 | ινιαλ θ μο | | | power mode) | | | | | Wake up from | 1250 µs | 60.4 µs | | | Standby mode | 1230 μs | ου.4 μs | | | Flash size | 64 KB | 256 KB | | | SRAM size | 16 KB | 32 KB | | | Poot Momony | 4 KB, and supports Flash memory content | 42 KB | | | Boot Memory | CRC check | 12 KB | | | Flash memory | 40 | F2 F | | | 16-bit write time | 40 μs | 53.5 µs | | | Flash memory | 0.4 | 20 | | | sector erase time | 6.4 ms | 30 ms | | | Flash memory | 0.772 | 20 | | | Mass erase time | 8 ms | 30 ms | | | SPI | SPI1/SPI2 support I <sup>2</sup> S feature | Not support | | | Security library( sLib) | Support | N/A | | | Boot memory used as | | | | | an extension block of | Support | N/A | | | main Flash | | | | | User System Data | 050 P. 4 | 40 District | | | area | 256 Bytes | 16 Bytes | | | ADC | 2 Msps (max. ADCCLK = 28 MHz) | 1 Msps (max. ADCCLK = 14 MHz) | | | Core voltage | 1.2 V, lower operating current | 1.8 V | | | ESD parameters | HBM: 6 kV, CDM: 1000 V | HBM: 2 kV, CDM: 500 V | | | Run mode | 7.5 mA@48 MHz | 22.0 mA@48 MHz | | | | AT32F421 | SXX32F030 | | |----------------------|-------------------|----------------|--| | Power consumption at | 5.7 m A @ 40 MLlm | 14.0 mA@49.MU= | | | Sleep mode | 5.7 mA@48 MHz | 14.0 mA@48 MHz | | | Power consumption at | 210 uA | 7.9 uA | | | Deepsleep mode | 210 uA | 7.9 uA | | | Power consumption at | 3.6 uA | 4.8 uA | | | Standby mode | 3.0 uA | 4.6 uA | | 2022.11.02 5 Rev 2.0.2 # 2 Hardware migration The migration from SXX32F030 to AT32F421 series is very simple as they are pin-to-pin compatible basically, with only a few pins different from SXX32F030CC, as shown in the table below. Table 2. Hardware pinout compatible | AT32 | F421 | SXX32F | F030CC | |-------|--------|--------|----------| | QFP48 | Pinout | QFP48 | Pinout | | 35 | PF6 | 35 | Vss | | 36 | PF7 | 36 | $V_{DD}$ | # 3 Software migration ## 3.1 Peripheral comparison There are some differences between AT32F421 and SXX32F030 in terms of peripherals, some of which are new designs for AT32F421 series. Therefore, it is necessary to modify these peripherals or use a new peripheral driver for brand-new design during the application-level program development. Table 3. Peripheral compatibility analysis | Compatibility | | | | | | |------------------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------| | Peripheral | AT32F421 | SXX32F030 | Features | Pinout | Firmware<br>driver | | SPI | Y+ | Y | SXX32F030: Two FIFOs, 4 to 16-bit data are available. AT32F421: SPI supports I2S function and real-time synchronization between I2S WS line and Data, and AT32F421 SPI baud rate supports up to 50 MHz | Identical | Partial compatibility | | WWDT | Υ | Y + | Same features | N/A | Full compatibility | | WDT | Y | Y + | Added window mode | N/A | Partial compatibility | | DEBUG | Υ | Υ | Same features | N/A | Compatibility | | CRC | Y | Y + | Added reverse function and initial CRC value | N/A | Partial compatibility | | EXINT | Y | Y + | Some peripherals can generate events in Stop mode | Identical | Partial compatibility | | DMA | Y | Y | 1 DMA controller with 5 channels | N/A | Partial compatibility | | TMR | Y | Y + | Enhancement | Identical | Partial compatibility | | PWC | Υ | Y + | V <sub>DDA</sub> can be greater than V <sub>DD</sub> , 1.8 V mode core | Identical<br>for same<br>feature | Partial compatibility | | CRM | Y ++ | Υ | Enhanced max frequency, AHB, APB and CLKOUT | Identical | Partial compatibility | | USART | Υ | Y + | Undependent clock source selection, time-out features, Wake up from Stop mode | Identical | Partial compatibility | | I <sup>2</sup> C | Y | Y | SXX32F030: Communication events managed by hardware, FM+, Wake up from Stop mode, digital filter AT32F421: | Identical | Partial compatibility | | | | | Compatibility | | | | |------------|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------|--| | Peripheral | AT32F421 | SXX32F030 | 30 Features | | Firmware<br>driver | | | | | | Supports 1 MHz rate | | | | | ADC | Υ | Y + | Same analog, but with new digital interface | Identical | Partial compatibility | | | RTC | Y ++ | Υ | Backup registers | Identical | Compatibility | | | FLASH | Y ++ | Y | Option bytes extended to 256 bytes, security library function, system memory used as an extended block of main Flash, and supports access by bytes, half-word and word. | N/A | Partial compatibility | | | GPIO | Υ | Υ | - | Identical | Partial compatibility | | | CMP | Υ | N/A | - | N/A | N/A | | | SCFG | Υ | Y | - | N/A | Partial compatibility | | ## 3.2 Memory mapping For performance optimization, AT32F421 has been further adjusted in its architecture. In terms of peripheral addresses and bus matrix distribution, there are some differences in AT32F421 versus SXX32F030, shown as follows. Table 4. Memory map differences | Davish and | S | XX32F030 | AT32F421 | | Conclusion | |------------|-------|--------------|----------|--------------|------------| | Peripheral | Bus | Base address | Bus | Base address | | | CRC | | 0x40023000 | | 0x40023000 | Identical | | FLASH | ALIDA | 0x40022000 | | 0x40022000 | Identical | | CRM | AHB1 | 0x40021000 | | 0x40021000 | Identical | | DMA | ] | 0x40020000 | AHB | 0x40020000 | Identical | | GPIOF | | 0x48001400 | AUD | 0x48001400 | Identical | | GPIOC | ALIDO | 0x48000800 | | 0x48000800 | Identical | | GPIOB | AHB2 | 0x48000400 | | 0x48000400 | Identical | | GPIOA | | 0x48000000 | | 0x48000000 | Identical | | DEBUG | | 0x40015800 | CPU core | 0xE00420000 | Different | | TMR17 | ] | 0x40014800 | | 0x40014800 | Identical | | TMR16 | | 0x40014400 | | 0x40014400 | Identical | | TMR15 | | 0x40014000 | | 0x40014000 | Identical | | USART1 | | 0x40013800 | | 0x40013800 | Identical | | SPI1 | APB | 0x40013000 | APB2 | 0x40013000 | Identical | | TMR1 | ] | 0x40012C00 | APDZ | 0x40012C00 | Identical | | ADC | | 0x40012400 | | 0x40012400 | Identical | | USART6 | | 0x40011400 | | N/A | Different | | EXINT | | 0x40010400 | | 0x40010400 | Identical | | SCFG | | 0x40010000 | | 0x40010000 | Identical | | Danish and | | SXX32F030 | | AT32F421 | Conclusion | |-------------------|-----|--------------|------|--------------|------------| | Peripheral | Bus | Base address | Bus | Base address | | | CMP | | N/A | | 0x40010000 | Identical | | PWC | | 0x40007000 | | 0x40007000 | Identical | | I <sup>2</sup> C2 | | 0x40005800 | | 0x40005800 | Identical | | I <sup>2</sup> C1 | | 0x40005400 | | 0x40005400 | Identical | | USART5 | | 0x40005000 | | N/A | Different | | USART4 | | 0x40004C00 | | N/A | Different | | USART3 | | 0x40004800 | | N/A | Different | | USART2 | | 0x40004400 | | 0x40004400 | Identical | | SPI2 | | 0x40003800 | APB1 | 0x40003800 | Identical | | WDT | | 0x40003000 | | 0x40003000 | Identical | | WWDT | | 0x40002C00 | | 0x40002C00 | Identical | | RTC | | 0x40002800 | | 0x40002800 | Identical | | TMR14 | | 0x40002000 | | 0x40002000 | Identical | | TMR7 | | 0x40001400 | | N/A | Different | | TMR6 | | 0x40001000 | | 0x40001000 | Identical | | TMR3 | | 0x40000400 | | 0x40000400 | Identical | #### 3.3 Functional differences This section describes the peripherals between AT32F421 and SXX32F030. #### 3.3.1 CRM The differences related to CRM (Clock and reset management) in the AT32F421 series and SXX32F030 series are presented in the table below. AT32F421 **RCC** SXX32F030 HICK 48 MHz RC frequency divided by 6, 8 MHz RC 48 MHz RC HEXT 4-25 MHz 4-32 MHz HICK14 N/A For ADC CLKOUT ADCCLK, SYSCLK, LICK, LEXT, HICK14, SYSCLK, HICK, HEXT, HICK, HEXT, PLL/2, PLL/4 PLL/2, PLL, LEXT, LICK, HICK48 Table 5. CRM differences #### 3.3.2 CRM PLL For the AT32F421, in the system clock configuration process, it is necessary to configure the PLL\_FREF parameters (CRM\_PLL[26:24]) in the reference configuration table according to the PLL clock source used before programming and enabling CRM PLL. 2022.11.02 9 Rev 2.0.2 ### 3.3.3 DMA interface The differences related to DMA in AT32F421 series versus SXX32F030 are presented in the table below. Table 6. DMA differences | Peripheral | DMA request | AT32F421 | SXX32F030 | Conclusion | |-------------------|-------------|---------------------------|---------------------------|------------| | TMD47 | TMR17_UP | DMA_Channel1/DMA_Channel2 | DMA_Channel1/DMA_Channel2 | Identical | | TMR17 | TMR17_CH1 | DMA_Channel1/DMA_Channel2 | DMA_Channel1/DMA_Channel2 | | | TMD4C | TMR16_UP | DMA_Channel3/DMA_Channel4 | DMA_Channel3/DMA_Channel4 | Identical | | TMR16 | TMR16_CH1 | DMA_Channel3/DMA_Channel4 | DMA_Channel3/DMA_Channel4 | | | | TMR15_UP | DMA_Channel5 | DMA_Channel5 | Identical | | TMD45 | TMR15_CH1 | DMA_Channel5 | DMA_Channel5 | | | TMR15 | TMR15_TRIG | DMA_Channel5 | DMA_Channel5 | | | | TMR15_COM | DMA_Channel5 | DMA_Channel5 | | | LICADT1 | USART1_Rx | DMA_Channel3/DMA_Channel5 | DMA_Channel3/DMA_Channel5 | Identical | | USART1 | USART1_Tx | DMA_Channel2/DMA_Channel4 | DMA_Channel2/DMA_Channel4 | | | SPI1 | SPI1_Rx | DMA_Channel2 | DMA_Channel2 | Identical | | 5711 | SPI1_Tx | DMA_Channel3 | DMA_Channel3 | | | | TMR1_UP | DMA_Channel5 | DMA_Channel5 | Identical | | | TMR1_CH1 | DMA_Channel2 | DMA_Channel2 | | | | TMR1_CH2 | DMA_Channel3 | DMA_Channel3 | | | TMR1 | TMR1_CH3 | DMA_Channel5 | DMA_Channel5 | | | | TMR1_CH4 | DMA_Channel4 | DMA_Channel4 | | | | TMR1_TRIG | DMA_Channel4 | DMA_Channel4 | | | | TMR1_COM | DMA_Channel4 | DMA_Channel4 | | | ADC | ADC | DMA_Channel1 | DMA_Channel1 | Identical | | ADC | | DMA_Channel2 | DMA_Channel2 | | | I <sup>2</sup> C2 | I2C2_Rx | DMA_Channel5 | DMA_Channel5 | Identical | | 1 02 | I2C2_Tx | DMA_Channel4 | DMA_Channel4 | | | I <sup>2</sup> C1 | I2C1_Rx | DMA_Channel3 | DMA_Channel3 | Identical | | 101 | I2C1_Tx | DMA_Channel2 | DMA_Channel2 | | | USART2 | USART2_Rx | DMA_Channel5 | DMA_Channel5 | Identical | | USARTZ | USART2_Tx | DMA_Channel4 | DMA_Channel4 | | | SPI2 | SPI2_Rx | DMA_Channel4 | DMA_Channel4 | Identical | | OF IZ | SPI2_Tx | DMA_Channel5 | DMA_Channel5 | | | TMR6 | TIM6_UP | DMA_Channel3 | DMA_Channel3 | Identical | | | TMR3_UP | DMA_Channel3 | DMA_Channel3 | Identical | | | TMR3_CH1 | DMA_Channel4 | DMA_Channel4 | | | TMR3 | TMR3_TRIG | DMA_Channel4 | DMA_Channel4 | | | | TMR3_CH3 | DMA_Channel2 | DMA_Channel2 | | | | TMR3_CH4 | DMA_Channel3 | DMA_Channel3 | | | USART3 | USART3_Rx | N/A | DMA_Channel3 | Different | | JUANTO | USART3_Tx | | DMA_Channel2 | | ### 3.3.4 Interrupt vectors There are slight differences related to interrupt vectors in AT32F421 series versus SXX32F030 series, as presented in the table below. Table 7. Interrupt vector differences | Position | AT32F421 | SXX32F030 | Conclusion | |----------|-------------|---------------------|------------| | 0 | WWDT | WWDG | Identical | | 1 | PVM | Reserved | Identical | | 2 | ERTC | RTC | Identical | | 3 | FLASH | FLASH | Identical | | 4 | CRM | RCC | Identical | | 5 | EXINTO_1 | EXTIO_1 | Identical | | 6 | EXINT2_3 | EXTI2_3 | Identical | | 7 | EXINT4_15 | EXTI4_15 | Identical | | 8 | Reserved | Reserved | Identical | | 9 | DMA_CH1 | DMA_CH1 | Identical | | 10 | DMA_CH2_CH3 | DMA_CH2_CH3 | Identical | | 11 | DMA_CH4_CH5 | DMA_CH4_CH5 | Identical | | 12 | ADC_CMP | ADC | Identical | | 13 | TMR1_BRK | TIM1_BRK_UP_TRG_COM | Identical | | | TMR1_UP | | | | | TMR1_TRG | | | | | TMR1_COM | | | | 14 | TMR1_CH | TIM1_CC | Identical | | 15 | Reserved | Reserved | Identical | | 16 | TMR3 | TIM3 | Identical | | 17 | TMR6 | TIM6 | Identical | | 18 | Reserved | Reserved | Identical | | 19 | TMR14 | TIM14 | Identical | | 20 | TMR15 | TIM15 | Identical | | 21 | TMR16 | TIM16 | Identical | | 22 | TMR17 | TIM17 | Identical | | 23 | I2C1_EVT | I2C1 | Different | | 24 | I2C2_EVT | I2C2 | Different | | 25 | SPI1 | SPI1 | Identical | | 26 | SPI2 | SPI2 | Identical | | 27 | USART1 | USART1 | Identical | | 28 | USART2 | USART2 | Identical | | 29 | Reserved | USART3_4_5_6 | Different | | 30 | Reserved | Reserved | Identical | | 31 | Reserved | Reserved | Identical | | 32 | I2C1_ERR | Reserved | Different | | 33 | Reserved | Reserved | Identical | | 34 | I2C2_ERR | Reserved | Different | #### 3.3.5 GPIO interface The main difference related to GPIO between AT32F421 and SXX32F030 is that the AT32F421 output mode does not support internal pull-up and pull-down. Table 8. GPIO differences | GPIO | AT32F421 | SXX32F030 | |------------------------|-------------|-----------| | Input mode | Floating | Floating | | | PU | PU | | | PD | PD | | Output mode | PP | PP | | | | PP+PU | | | | PP+PD | | | OD | OD | | | | OD+PU | | | | OD+PD | | Alternate function | PP | PP | | | | PP+PU | | | | PP+PD | | | OD | OD | | | | OD+PU | | | | OD+PD | | 20 mA sinking strength | Not support | Support | #### 3.3.6 ADC interface The differences related to ADC in AT32F421 series versus SXX32F030 series are presented in the table below. Table 9. ADC differences | ADC | AT32F421 | | SXX32F030 | |------------------|----------------------------------------------|-----------------|--------------------------------------| | Number of | 15 channels + 3 internal channels | | 16 channels + 2 internal channels | | channels | | | | | Conversion | Sequence/Repetition/Partition/Automatic pree | | Single/Continuous/Discontinuous/Scan | | modes | mpted group convers | ion | | | Resolution | 12-bit | | 12-bit | | Max sampling | 2 MSPS | | 1 MSPS | | frequency | | | | | External trigger | Ordinary group | Preempted group | External events | | | TMR1 CH1 | TMR1 TRGOUT | TIM1_TRGO | | | TMR1 CH2 | TMR1 CH4 | TIM1_CC4 | | | TMR1 CH3 | TMR3 CH4 | TIM3_TRGO | | | TMR3 TRGOUT | TMR15 TRGOUT | TIM15_TRGO | | | TMR15 CH1 | EXINT line15 | | | | EXINT line11 | SWSTR | | | | SWSTR | | | #### 3.3.7 SPI interface - AT32F421 removes the following SPI features versus SXX32F030: - 1. NSS pulse mode configuration and TI mode configuration - 2. Programmable data frame size - 3. Tx/Rx FIFO buffers AT32F421 has additional features as follows: - 1. SPI can be used as I2S feature - 2. Support real-time synchronization between I2S WS and Data - 3. SPI baud rate up to 50 MHz #### 3.3.8 I2C There are big differences between the I<sup>2</sup>C interfaces of AT32F421 series versus SXX32F030 series. The architecture, features and programming interface are different. Therefore, any code written for the SXX32F030 series using the I<sup>2</sup>C needs to be rewritten to run on the AT32F421 series. #### 3.3.9 **USART** The AT32F421 series embeds a different USART peripheral versus SXX32F030. The architecture, features and programming interface are different. Therefore any code written for the SXX32F030 series using the USART needs to be rewritten to run on the AT32F421 series. #### 3.3.10 PWC - AT32F421 cancels PA2 and PC5 as wkup pins versus SXX32F030, - AT32F421 adds extra low-power mode of interal voltage regulator in Deepsleep mode versus SXX32F030 ### 3.3.11 Security library (sLib) Security library (sLib) feature is provided to prevent important IP-Code from being modified or read by end applications so as to enhance security level. ### 3.3.12 GPIO 5V-tolerant compatibility - AT32F421 provides more 5V-tolerant input pins compared to SXX32F030, except PC14, PC15, PF0 and PF1 (the input level of these pins should not exceed VDD + 0.3V). - All other pins are 5V-tolerant. # 4 Revision history Table 10. Document revision history | Date | Revision | Changes | |------------|----------|---------------------------------------| | 2022.02.25 | 2.0.0 | Initial release | | 2022.10.18 | 2.0.1 | Added 3.3.10 PWC | | 2022.11.2 | 2.0.2 | Updated the description of 3.3.10 PWC | #### IMPORTANT NOTICE - PLEASE READ CAREFULLY Purchasers are solely responsible for the selection and use of ARTERY's products and services, and ARTERY assumes no liability whatsoever relating to the choice, selection or use of the ARTERY products and services described herein. No license, express or implied, to any intellectual property rights is granted under this document. If any part of this document deals with any third party products or services, it shall not be deemed a license grant by ARTERY for the use of such third party products or services, or any intellectual property contained therein, or considered as a warranty regarding the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. Unless otherwise specified in ARTERY's terms and conditions of sale, ARTERY provides no warranties, express or implied, regarding the use and/or sale of ARTERY products, including but not limited to any implied warranties of merchantability, fitness for a particular purpose (and their equivalents under the laws of any jurisdiction), or infringement of any patent, copyright or other intellectual property right. Purchasers hereby agrees that ARTERY's products are not designed or authorized for use in: (A) any application with special requirements of safety such as life support and active implantable device, or system with functional safety requirements; (B) any air craft application; (C) any automotive application or environment; (D) any space application or environment, and/or (E) any weapon application. Purchasers' unauthorized use of them in the aforementioned applications, even if with a written notice, is solely at purchasers' risk, and is solely responsible for meeting all legal and regulatory requirement in such use. Resale of ARTERY products with provisions different from the statements and/or technical features stated in this document shall immediately void any warranty grant by ARTERY for ARTERY products or services described herein and shall not create or expand in any manner whatsoever, any liability of ARTERY. © 2022 Artery Technology -All rights reserved